EPSRC Reference: |
GR/R02429/01 |
Title: |
Feasability Study: Automated Hdl Generation of Asynchronous Reconfigurable Microprocessors |
Principal Investigator: |
Allan, Dr G |
Other Investigators: |
|
Researcher Co-Investigators: |
|
Project Partners: |
|
Department: |
Sch of Engineering |
Organisation: |
University of Edinburgh |
Scheme: |
Fast Stream |
Starts: |
01 April 2001 |
Ends: |
30 June 2002 |
Value (£): |
59,261
|
EPSRC Research Topic Classifications: |
|
EPSRC Industrial Sector Classifications: |
|
Related Grants: |
|
Panel History: |
|
Summary on Grant Application Form |
This proposal aims to extend the use of asynchronous circuits in ICs and FPGAs by permitting the automatic generation of an asynchronous dual-rail/NCL microprocessor HDL descriptions and the associated emulator, debugger, compiler and assembler. The processor will be generated from a simple o-code based description, enabling a processor to be generated to match a particular applications requirement. This capability will be used as the basis of future research into the generation of an asynchronous microprocessor optimisation system and research into large co-operative systems optimised asynchronous processors, matched to a specific target application.
|
Key Findings |
This information can now be found on Gateway to Research (GtR) http://gtr.rcuk.ac.uk
|
Potential use in non-academic contexts |
This information can now be found on Gateway to Research (GtR) http://gtr.rcuk.ac.uk
|
Impacts |
Description |
This information can now be found on Gateway to Research (GtR) http://gtr.rcuk.ac.uk |
Summary |
|
Date Materialised |
|
|
Sectors submitted by the Researcher |
This information can now be found on Gateway to Research (GtR) http://gtr.rcuk.ac.uk
|
Project URL: |
|
Further Information: |
|
Organisation Website: |
http://www.ed.ac.uk |